

William Stallings
Computer Organization
and Architecture
10th Edition



**Figure 5.1 Memory Cell Operation** 

| Memory Type                         | Category            | Erasure                      | Write<br>Mechanism | Volatility  |
|-------------------------------------|---------------------|------------------------------|--------------------|-------------|
| Random-access<br>memory (RAM)       | Read-write memory   | Electrically,<br>byte-level  | Electrically       | Volatile    |
| Read-only<br>memory (ROM)           | Read-only<br>memory | Not possible                 | Masks              |             |
| Programmable<br>ROM (PROM)          |                     |                              | Electrically       | Nonvolatile |
| Erasable PROM (EPROM)               | Read-mostly memory  | UV light, chip-<br>level     |                    |             |
| Electrically Erasable PROM (EEPROM) |                     | Electrically, byte-level     |                    |             |
| Flash memory                        |                     | Electrically,<br>block-level |                    |             |

Table 5.1 Semiconductor Memory Types

## Dynamic RAM (DRAM)

- RAM technology is divided into two technologies:
  - Dynamic RAM (DRAM)
  - Static RAM (SRAM)
- DRAM
  - Made with cells that store data as charge on capacitors
  - Presence or absence of charge in a capacitor is interpreted as a binary 1 or 0
  - Requires periodic charge refreshing to maintain data storage
  - The term *dynamic* refers to tendency of the stored charge to leak away, even with power continuously applied



Figure 5.2 Typical Memory Cell Structures



## Static RAM (SRAM)

- Digital device that uses the same logic elements used in the processor
- Binary values are stored using traditional flip-flop logic gate configurations
- Will hold its data as long as power is supplied to it

